The E hardware verification language

  • 作者: Iman, Sasan.
  • 其他作者: Joshi, Sunita.
  • 出版: Boston : Kluwer Academic Publishers ©2004.
  • 稽核項: 1 online resource (xv, 349 pages) :illustrations.
  • 標題: Computer hardware description languages. , COMPUTERS , Verification. , Computer Engineering. , Computers , COMPUTERS Hardware -- General. , HardwareGeneral. , Machine Theory. , Integrated circuits Verification. , Electronic books. , Computers Circuits -- Testing. , COMPUTERS Computer Engineering. , CircuitsTesting. , COMPUTERS Machine Theory. , Integrated circuits
  • ISBN: 1402080239 , 9781402080234
  • ISBN: 1402080239
  • 試查全文@TNUA:
  • 附註: Includes index. Verification Methodologies and Environment Architecture -- Verification Methodologies -- Anatomy of a Verification Environment -- All About e -- e as a Programming Language -- e as a Verification Language -- Topology and Stimulus Generation -- Generator Operation -- Data Modeling and Stimulus Generation -- Sequence Generation -- Response Collection, Data Checking, and Property Monitoring -- Temporal Expressions -- Messages -- Collectors and Monitors -- Scoreboarding -- Coverage Modeling and Measurement -- Coverage Engine -- Coverage Modeling -- e Code Reuse -- e Reuse Methodology -- si_util Package.
  • 摘要: This book provides a detailed coverage of the e-hardware verification language (HVL), state of the art in verification methodologies, and the use of eHVL as a facilitating verification tool in implementing a state of the art verification environment. To this end, the book provides a comprehensive description of the new concepts introduced by the e-language, e-language syntax, and its associated semantics. In addition, the book describes architectural views and requirements of verification environments (i.e. randomly generated environments, coverage driven verification environments, etc.). Verification blocks in the architectural views (i.e. Generators, Initiators, Collectors, Checkers, Monitors, Coverage Definitions, etc.) and their implementations using the eHVL are also discussed in detail in separate parts of the book. The book describes the eReuse Methodology (RM), the motivation for defining such a guideline and step-by-step instructions for building an eRM compliant eVerification Component (eVC). A complete implementation of a UART eRM compliant eVC is used as the working example for putting all topics in perspective. This book is useful for a range of users, including junior verification engineers looking to learn just enough basic concepts and related syntax to get a head start on their project, advance users looking to enhance the effectiveness and quality of a verification environment, developers working to build eVerification Components and finally as reference for looking up specific information about a verification concept and its implementation using the eHVL.
  • 電子資源: https://dbs.tnua.edu.tw/login?url=https://search.ebscohost.com/login.aspx?direct=true&scope=site&db=nlebk&AN=118492
  • 系統號: 005310571
  • 資料類型: 電子書
  • 讀者標籤: 需登入
  • 引用網址: 複製連結